Senior DFT Engineer, SSG

7 giorni fa


Milano, Italia Amazon A tempo pieno

The team that built the innovative Silicon IP AZ1 Neural Edge that is powering the latest generation of Echo devices is looking for a Senior DFT Engineer to continue to innovate on behalf of our customers. We are part of Amazon Lab126 that revolutionized reading with our Kindle family of products and re‑imagined user experience through Echo and Alexa. We want you to help us build on the success of our first generation of ML accelerator at edge. Work hard. Have fun. Make history. We are seeking a seasoned and strategic Sr DFT Engineer to lead end-to-end Design‑for‑Test (DFT) planning, execution, and silicon readiness for complex SoCs. This role demands deep technical expertise, hands‑on ownership, and proven leadership in taking chips from design to volume production. As a Senior DFT Engineer, you will be both the technical owner and hands‑on driver of the DFT strategy and execution across complex, high‑performance SoCs. This role requires deep technical expertise, the ability to architect scalable and robust DFT solutions, and the discipline to personally engage in implementation and debug. You will work alongside world‑class design, validation, and test teams to ensure first‑pass silicon success and scalable production test readiness. Ideal for a seasoned leader, this role combines strategic ownership with direct execution, driving full lifecycle accountability — from early DFT architecture planning to high‑volume silicon bring‑up and yield ramp. Key Job Responsibilities Lead development & implementation of DFT architecture including system level DFT for a full chip Write and guide others in writing design flow and project documentation Own DFT planning, milestone tracking, and cross‑functional checklist reviews Oversee design, insertion, and verification of DFT logic and components into full SoC and subsystem RTL netlists Review and sign‑off SoC level DFT mode timing closure using static timing analysis Drive the sign‑off on a generation of high‑quality test and debug patterns for high coverage on silicon Keep informed on and introduce new technology into Design‑for‑Test process as appropriate Basic Qualifications Bachelor's degree in Electrical Engineering or a related field 15+ years in SoC/ASIC DFT, including 3+ years leading DFT Proven DFT experience leading multiple SoCs/ASICs (end‑to‑end) from architecture to high‑volume production DFT Architecture expertise: Scan architecture, compression, and ATPG implementation for high fault coverage and test quality MBIST, BISR, and BIHR flows, including advanced shared‑bus memory BIST integration IEEE 1149.x (Boundary Scan), IEEE 1500, and IEEE 1687 (IJTAG) test architectures DFT‑aware STA closure, including constraint generation and timing convergence strategies for shift and capture paths RTL and gate‑level debug, including mismatch triage and simulation correlation. Insertion and validation of EFUSE & OTP controllers and related structures during DFT implementation Tool proficiency: Deep hands‑on experience with Tessent / industry standard EDA tools, including IJTAG ICL extraction and PDL modeling DFT logic insertion, pattern generation, and diagnostics Experience in writing verilog/system verilog RTL related to DFT logic design Lead DFT‑to‑ATE handoff, including driving generation and sign‑off of high‑quality test and debug patterns to meet DFT coverage targets Pattern validation, format conversion, and debugging across wafer sort and final test. Collaboration with PE/Test teams for silicon correlation and production test optimization, yield improvements Drive post‑silicon validation, failure triage, and yield learning using SCAN diagnosis and MBIST repair signature analysis Ability to build and maintain scalable DFT automation flows using Python, Tcl, or Perl Proven success driving cross‑functional teams involving RTL, physical design, validation, PE, and manufacturing Known for being proactive, detail‑oriented, and independently accountable for tapeout and post‑silicon success Preferred Qualifications Master's degree or Ph.D. in Electrical Engineering or related field Leadership: Led multi‑site/global DFT teams, mentoring engineers and managing design reviews Driven design‑for‑test planning in collaboration with customers or design services partners Strong understanding of DFT‑aware yield improvement and failure analysis, including DPPM reduction strategies Ability to correlate pre‑silicon vs ATE pattern behavior and debug marginality/escape issues Exposure to Design‑for‑Debug features like trace buffers, signature capture, and observability enhancement Our inclusive culture empowers Amazonians to deliver the best results for our customers. If you have a disability and need a workplace accommodation or adjustment during the application and hiring process, including support for the interview or onboarding process, please visit for more information. If the country/region you’re applying in isn’t listed, please contact your Recruiting Partner. Amazon is an equal opportunity employer and does not discriminate on the basis of protected veteran status, disability, or other legally protected status. #J-18808-Ljbffr



  • milano, Italia Amazon A tempo pieno

    The team that built the innovative Silicon IP AZ1 Neural Edge that is powering the latest generation of Echo devices is looking for a Senior DFT Engineer to continue to innovate on behalf of our customers. We are part of Amazon Lab126 that revolutionized reading with our Kindle family of products and re‑imagined user experience through Echo and Alexa. We...


  • Milano, Italia Amazon A tempo pieno

    The team that built the innovative Silicon IP AZ1 Neural Edge that is powering the latest generation of Echo devices is looking for a Senior DFT Engineer to continue to innovate on behalf of our customers.We are part of Amazon Lab126 that revolutionized reading with our Kindle family of products and re-imagined user experience through Echo and Alexa.We want...


  • Via Milano, Italia Amazon A tempo pieno

    The team that built the innovative Silicon IP AZ1 Neural Edge that is powering the latest generation of Echo devices is looking for a Senior DFT Engineer to continue to innovate on behalf of our customers. We are part of Amazon Lab126 that revolutionized reading with our Kindle family of products and re‑imagined user experience through Echo and Alexa. We...


  • Milano, Italia Amazon A tempo pieno

    A leading technology company in Milano seeks a Senior DFT Engineer to lead Design-for-Test strategies for complex SoCs. This role demands 15+ years in SoC/ASIC DFT, ideally with experience in high-volume production. Applicants should have deep technical expertise, including proficiency in DFT architecture and EDA tools. The position offers the opportunity to...


  • Via Milano, Italia Amazon A tempo pieno

    A leading technology company in Milano seeks a Senior DFT Engineer to lead Design-for-Test strategies for complex SoCs. This role demands 15+ years in SoC/ASIC DFT, ideally with experience in high-volume production. Applicants should have deep technical expertise, including proficiency in DFT architecture and EDA tools. The position offers the opportunity to...

  • Senior Dft Engineer

    6 giorni fa


    Milano, Italia Altro A tempo pieno

    About Us Axelera AI is not your regular deep-tech startup.We are creating the next-generation AI platform to support anyone who wants to help advancing humanity and improve the world around us.In just four years, we have raised a total of $120 million and built a world-class team of 220+ employees (including 49+ PhDs with more than 40,000 citations), both...

  • Senior Dft Engineer

    4 giorni fa


    Milano, Italia Axelera Ai A tempo pieno

    About UsAxelera AI is not your regular deep-tech startup.We are creating the next-generation AI platform to support anyone who wants to help advancing humanity and improve the world around us.In just four years, we have raised a total of $120 million and built a world-class team of 220+ employees (including 49+ PhDs with more than 40,000 citations), both...

  • Senior DFT Engineer

    7 giorni fa


    milano, Italia Axelera AI A tempo pieno

    About UsAxelera AI is not your regular deep‑tech startup. We are creating the next‑generation AI platform to support anyone who wants to help advancing humanity and improve the world around us. In just four years, we have raised a total of $120 million and built a world‑class team of 220+ employees (including 49+ PhDs with more than 40,000 citations),...

  • Senior DFT Engineer

    7 giorni fa


    Via Milano, Italia Axelera AI A tempo pieno

    About UsAxelera AI is not your regular deep‑tech startup. We are creating the next‑generation AI platform to support anyone who wants to help advancing humanity and improve the world around us. In just four years, we have raised a total of $120 million and built a world‑class team of 220+ employees (including 49+ PhDs with more than 40,000 citations),...

  • DFT Engineer

    7 giorni fa


    Milano, Italia Amazon A tempo pieno

    A leading cloud services provider in Milan, Italy, seeks a semiconductor engineer to join their innovative team. You will develop cutting-edge DFT strategies and collaborate on chip design and verification. The ideal candidate possesses a Bachelor's degree in Computer/Electrical Engineering and is skilled in Verilog and System Verilog. This role emphasizes...